## FDMB506P # P-Channel 1.8V Logic Level PowerTrench® MOSFET ### **General Description** This P-Channel MOSFET is produced using Fairchild Semiconductor's advanced PowerTrench process that has been especially tailored to minimize the on-state resistance and yet maintain low gate charge for superior switching performance. These devices are well suited for portable electronics applications. #### **Applications** - Load switch - DC/DC Conversion #### **Features** • -6.8 A, -20V. $R_{DS(ON)} = 30 \text{ m}\Omega$ @ $V_{GS} = -4.5V$ $R_{DS(ON)} = 38 \text{ m}\Omega$ @ $V_{GS} = -2.5V$ $R_{DS(ON)} = 70 \text{ m}\Omega$ @ $V_{GS} = -1.8V$ - Low profile 0.8 mm maximum - · Fast switching - RoHS compliant Absolute Maximum Ratings T<sub>A</sub>=25°C unless otherwise noted | Symbol | Parameter | | Ratings | Units | |-----------------------------------|--------------------------------------------------|-----------|-------------|-------| | V <sub>DSS</sub> | Drain-Source Voltage | | -20 | V | | V <sub>GSS</sub> | Gate-Source Voltage | | ±8 | V | | I <sub>D</sub> | Drain Current - Continuous | (Note 1a) | -6.8 | Α | | | – Pulsed | | 70 | | | $P_D$ | Power Dissipation | (Note 1a) | 1.9 | W | | T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range | | -55 to +150 | °C | ### **Thermal Characteristics** | $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 65 | °C/W | |-----------------|-----------------------------------------|-----------|-----|------| | Rela | Thermal Resistance, Junction-to-Ambient | (Note 1b) | 208 | | **Package Marking and Ordering Information** | Device Marking | Device | Reel Size | Tape width | Quantity | |----------------|----------|-----------|------------|------------| | 506 | FDMB506P | 7" | 8mm | 3000 units | | Symbol | Parameter | Test Conditions | Min | Тур | Max | Units | |---------------------------------------------|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------|----------------------|-------| | Off Char | acteristics | | | | | | | BV <sub>DSS</sub> | Drain-Source Breakdown Voltage | $V_{GS} = 0 \text{ V}, \qquad I_{D} = -250 \mu\text{A}$ | -20 | | | V | | <u>ΔBV<sub>DSS</sub></u><br>ΔT <sub>J</sub> | Breakdown Voltage Temperature Coefficient | $I_D$ = -250 $\mu$ A, Referenced to 25°C | | -13 | | mV/°C | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | $V_{DS} = -16 \text{ V}, V_{GS} = 0 \text{ V}$ | | | -1 | μΑ | | I <sub>GSS</sub> | Gate-Body Leakage | V <sub>GS</sub> = ± 8 V, V <sub>DS</sub> = 0 V | | | ±100 | nA | | On Char | acteristics (Note 2) | | <u> </u> | | | | | V <sub>GS(th)</sub> | Gate Threshold Voltage | $V_{DS} = V_{GS}, I_{D} = -250 \mu A$ | -0.4 | -0.7 | -1.5 | V | | $\Delta V_{GS(th)}$ $\Delta T_{J}$ | Gate Threshold Voltage Temperature Coefficient | $I_D$ = -250 $\mu$ A, Referenced to 25°C | | 3 | | mV/°C | | R <sub>DS(on)</sub> | Static Drain–Source<br>On–Resistance | $V_{GS} = -4.5 \text{ V}, I_D = -6.8 \text{ A}$ $V_{GS} = -2.5 \text{ V}, I_D = -2.5 \text{ A}$ $V_{GS} = -1.8 \text{ V}, I_D = -1.8 \text{ A}$ $V_{GS} = -4.5 \text{ V}, I_D = -6.8 \text{ A}, T_J = 125 ^{\circ}\text{C}$ | | 25<br>30<br>40<br>36 | 30<br>38<br>70<br>44 | mΩ | | g <sub>FS</sub> | Forward Transconductance | $V_{DS} = -5 \text{ V}, I_{D} = -6.8 \text{ A}$ | | 26 | | S | | Dvnamio | Characteristics | | | | | | | C <sub>iss</sub> | Input Capacitance | $V_{DS} = -10 \text{ V}, V_{GS} = 0 \text{ V},$ | | 2216 | 2960 | pF | | Coss | Output Capacitance | f = 1.0 MHz | | 351 | 470 | pF | | C <sub>rss</sub> | Reverse Transfer Capacitance | | | 167 | 260 | pF | | Switchin | g Characteristics (Note 2) | | | | | | | t <sub>d(on)</sub> | Turn-On Delay Time | $V_{DD} = -10 \text{ V}, I_{D} = -1 \text{ A},$ | | 14 | 25 | ns | | t <sub>r</sub> | Turn-On Rise Time | $V_{GS} = -4.5 \text{ V}, R_{GEN} = 6 \Omega$ | | 8 | 16 | ns | | t <sub>d(off)</sub> | Turn-Off Delay Time | 1 | | 175 | 280 | ns | | t <sub>f</sub> | Turn-Off Fall Time | | | 80 | 128 | ns | | $\overline{Q_g}$ | Total Gate Charge | $V_{DS} = -10 \text{ V}, I_{D} = -6.8 \text{ A},$ | | 21 | 30 | nC | | $\overline{Q_{gs}}$ | Gate–Source Charge | V <sub>GS</sub> = -4.5 V | | 3.5 | | nC | | $Q_{gd}$ | Gate-Drain Charge | | | 4.5 | | nC | | Drain-Se | ource Diode Characteristics | and Maximum Ratings | ·L | • | • | • | | I <sub>s</sub> | Maximum Continuous Drain-Source | <u> </u> | | | 1.6 | Α | | V <sub>SD</sub> | Drain–Source Diode Forward<br>Voltage | $V_{GS} = 0 \text{ V}, \qquad I_{S} = -0.8 \text{ A(Note 2)}$ | | -0.6 | -1.2 | V | | t <sub>rr</sub> | Diode Reverse Recovery Time | $I_F = -6.8 \text{ A},$ | | 26 | 48 | nS | | Q <sub>rr</sub> | Diode Reverse Recovery Charge | $d_{iF}/d_{t} = 100 \text{ A/}\mu\text{s}$ | | 12 | 22 | nC | Notes: 1. R<sub>8JA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the junction of the junction to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the junction of the junction to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the junction of the junction to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the junction ju the drain pins. $R_{\theta JC}$ is guaranteed by design while $R_{\theta CA}$ is determined by the user's board design. 65°C/W when mounted on a 1in<sup>2</sup> pad of 2 oz copper b) 208°C/W when mounted on a minimum pad of 2 oz copper Scale 1 : 1 on letter size paper **<sup>2.</sup>** Pulse Test: Pulse Width < $300\mu s$ , Duty Cycle < 2.0% ## **Dimensional Outline and Pad Layout** TOP VIEW RECOMMENDED LAND PATTERN BOTTOM VIEW #### NOTES: - DOES NOT FULLY CONFORM TO JEDEC REGISTRATION, MO-229, DATED 11/2001. - B. DIMENSIONS ARE IN MILLIMETERS. - C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994 ### **Typical Characteristics** Figure 1. On-Region Characteristics. Figure 3. On-Resistance Variation with Temperature. Figure 5. Transfer Characteristics. Figure 2. On-Resistance Variation with Drain Current and Gate Voltage. Figure 4. On-Resistance Variation with Gate-to-Source Voltage. Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature. ### **Typical Characteristics** Figure 7. Gate Charge Characteristics. Figure 8. Capacitance Characteristics. Figure 9. Maximum Safe Operating Area. Figure 10. Single Pulse Maximum Power Dissipation. Figure 9. Transient Thermal Response Curve. Thermal characterization performed using the conditions described in Note 1c. Transient thermal response will change depending on the circuit board design. #### **TRADEMARKS** The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. | ACEx™ | FAST <sup>®</sup> | ISOPLANAR™ | PowerEdge™ | SuperFET™ | |--------------------------------------|---------------------|------------------------|--------------------------|------------------------| | ActiveArray™ | FASTr™ | LittleFET™ | PowerSaver™ | SuperSOT™-3 | | Bottomless™ | FPS™ | MICROCOUPLER™ | PowerTrench <sup>®</sup> | SuperSOT™-6 | | Build it Now™ | FRFET™ | MicroFET™ | QFET <sup>®</sup> | SuperSOT™-8 | | CoolFET™ | GlobalOptoisolator™ | MicroPak™ | QS™ | SyncFET™ | | CROSSVOLT™ | GTO™ | MICROWIRE™ | QT Optoelectronics™ | TCM™ | | DOME™ | HiSeC™ | MSX™ | Quiet Series™ | TinyLogic <sup>®</sup> | | EcoSPARK™ | I <sup>2</sup> C™ | MSXPro™ | RapidConfigure™ | TINYOPTO™ | | E <sup>2</sup> CMOS™ | i-Lo™ | OCX <sup>TM</sup> | RapidConnect™ | TruTranslation™ | | EnSigna™ | ImpliedDisconnect™ | OCXPro™ | μSerDes™ | UHC™ | | FACT™ | IntelliMAX™ | OPTOLOGIC <sup>®</sup> | ScalarPump™ | UniFET™ | | FACT Quiet Series™ | | OPTOPLANAR™ | SILENT SWITCHER® | UltraFET <sup>®</sup> | | Across the board. Around the world.™ | | PACMAN™ | SMART START™ | VCX™ | | The Power Franchise® | | POP™ | SPM™ | Wire™ | | Programmable Active Droop™ | | Power247™ | Stealth™ | | #### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. #### As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. # PRODUCT STATUS DEFINITIONS Definition of Terms | Datasheet Identification | Product Status | Definition | |--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or In<br>Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. |